# VIETNAM NATIONAL UNIVERSITY HO CHI MINH CITY UNIVERSITY OF TECHNOLOGY FACULTY OF COMPUTER SCIENCE AND TECHNOLOGY



## OPERATING SYSTEM LAB (CO2018)

## ASSIGNMENT

## Simple Operating System

Advisor: GV Nguyễn Mạnh Thìn Students: Lê Ngọc Vinh - 2213964

> Nguyễn Ngọc Duy - 2210522 Đỗ Hoàng Quân - 2212779

Class: TN02

HO CHI MINH CITY, MAY 2024



## Contents

| 1 | Intr           | roduction of the Assignment                   | 4  |
|---|----------------|-----------------------------------------------|----|
|   | 1.1            | An overview                                   | 4  |
| 2 | Sch            | eduler                                        | 5  |
|   | 2.1            | Introduction                                  | 5  |
|   |                | 2.1.1 Theory of Scheduling                    | 5  |
|   |                | 2.1.2 Description of Multilevel Queue Policy  | 5  |
|   |                | 2.1.3 Requirements of assignment              | 7  |
|   | 2.2            | Implementation                                | 7  |
|   | 2.3            | Result                                        | 12 |
|   |                | 2.3.1 Input                                   | 12 |
|   |                | 2.3.2 Output                                  | 13 |
|   |                | 2.3.3 Gantt Diagram                           | 13 |
|   | 2.4            | Question                                      | 14 |
| 3 | Pag            | ing-based Memory Management                   | 16 |
|   | 3.1            | Introduction                                  | 16 |
|   |                | 3.1.1 Virtual memory mapping in each process  | 16 |
|   |                | 3.1.2 Physical Memory                         | 17 |
|   |                | 3.1.3 Paging-based address translation scheme | 18 |
|   | 3.2            | Implementation                                | 19 |
|   |                | 3.2.1 mm-vm.c                                 | 19 |
|   |                | 3.2.2 mm-memphy.c                             | 28 |
|   |                | 3.2.3 mm.c                                    | 29 |
|   | 3.3            | Result                                        | 30 |
|   |                | 3.3.1 Input                                   | 30 |
|   |                |                                               | 31 |
|   | 3.4            |                                               | 32 |
|   | 3.5            |                                               | 32 |
| 4 | $\mathbf{TLF}$ | B Memory Management                           | 34 |
| - | 4.1            | ·                                             | 34 |
|   | 4.2            |                                               | 34 |
|   | 4.3            |                                               | 37 |
|   |                | 1                                             | 37 |
|   |                | -                                             | 44 |
|   |                | •                                             |    |



## University of Technology, Ho Chi Minh City Faculty of Computer Science and Technology

|   | 4.4 | Result                                | 2 |
|---|-----|---------------------------------------|---|
|   |     | 4.4.1 Input                           | 2 |
|   |     | 4.4.2 Output of Direct Mapped TLB     | 3 |
|   |     | 4.4.3 Output of Fully Associative TLB | 5 |
|   | 4.5 | Question                              | 7 |
| 5 | Syn | achronization 60                      | 0 |
|   | 5.1 | Overview                              | 0 |
|   | 5.2 | Implementation                        | 0 |
|   | 5.3 | Question                              | 2 |



## 1 Introduction of the Assignment

#### 1.1 An overview

The assignment is about simulating a simple operating system to help student understand the fundamental concepts of scheduling, synchronization and memory management. Figure 1 shows the overall architecture of the *operating system* we are going to implement. Generally, the OS has to manage two *virtual* resources: CPU(s) and RAM using two core components:

- Scheduler (and Dispatcher): determines which process is allowed to run on which CPU.
- Virtual memory engine (VME): isolates the memory space of each process from other. The physical RAM is shared by multiple processes but each process do not know the existence of other. This is done by letting each process has its own virtual memory space and the Virtual memory engine will map and translate the virtual addresses provided by processes to corresponding physical addresses.



Figure 1: The general view of key modules in this assignment



## 2 Scheduler

#### 2.1 Introduction

#### 2.1.1 Theory of Scheduling

Let's dive into a background where the development and changed in technology lead to the condition that increased the number of processes. The objective of multiprogramming is to have some process running at all times, to maximize CPU utilization. Therefore put more pressure on developer to improve by using resources utilization in general. In the heart of a multitasking operating system lies process scheduling, the mastermind behind efficiently dividing the CPU's time among competing programs. This crucial role involves striking a balance between various performance metrics, such as how much work gets done, how long processes wait, and how quickly they react. To achieve this, operating systems utilize a diverse toolbox of scheduling algorithms. Each algorithm has its own approach, from prioritizing tasks that finish quickly to ensuring all processes get a fair shot. By carefully selecting the right algorithm for the workload, process scheduling significantly boosts system performance, keeps resources well-utilized, and ultimately, keeps users happy.

Many contemporary computer systems support multiple processors and allow each processor to schedule itself independently. Typically, each processor maintains its own private queue of processes (or threads), all of which are available to run. Additional issues related to multiprocessor scheduling include processor affinity, load balancing, and multicore processing.

#### 2.1.2 Description of Multilevel Queue Policy

The scheduler works as given figure. For each new program, the loader will create a new process and assign a new pcb to it. The loader then reads and copies the content of the program to the text segment of the new process. The PCB of the process is pushed to the associated ready queue having the same priority with the value prio of this process. Then, it waits for the CPU. The CPU runs processes in round-robin style. Each process is allowed to run in time slice. After that, the CPU is forced to enqueue the process back to it associated priority ready queue. The CPU then picks up another process from ready queue and continue running.

In this system, we implement the Multi-Level Queue (MLQ) policy. The system contains MAX PRIO priority levels. Each priority is held by one ready queue. We simplify the add queue and put proc as putting the process proc to appropriated ready queue by priority matching. The main design is belong to the MLQ policy deployed by get proc to fetch a proc and then dispatch CPU.

The description of MLQ policy: the traversed step of eady queue list is a fixed formulated number based on the priority, i.e. slot= (MAX PRIO - prio), each queue have only fixed slot to



use the CPU and when it is used up, the system must change the resource to the other process in the next queue and left the remaining work for future slot eventhough it needs a completed round of ready queue.



Figure 2: Multi-level Queue example

Here we represent the MLQ of my scheduling as the upper figure. The slot for each queue with match priority will reduced by 1 whenever the priority increase. For instance with the queue with priority[0] is the number of process if atomically execute would finish there job, the range of usable slot after that would be smaller. Another the situation is the number of process exceed the number of limit slots, the left over outside the queue would not be picked for running. Additionally, if the process is not finish right after being picked up, would be placed back at the end of matching priority queue, and do the previous step with reduced number of slot left.

\* Caution: The meaning of slot we currently using is the quantity of remaining process that can be used not the left-over time for the corresponding queue\_t. Due to the reason that multi level queue treated many queue based on there priority, therefore if we use number of time per queue would defeated the purpose of MLQ.





Figure 3: Multi-level Queue Policy

#### 2.1.3 Requirements of assignment

MLQ policy only goes through the fixed step to traverse all the queue in the priority ready queue list. Your job in this part is to implement this algorithm by completing the following functions:

- enqueue() and dequeue() (in queue.c): We have defined a struct (queue\_t) for a priority queue at queue.h. Your task is to implement those functions to put a new PCB to the queue and get the next 'in turn' PCB out of the queue.
- get\_mlq\_proc() (in sched.c): gets PCB of a process waiting from the ready queue system. The selected ready queue 'in turn' has been described in the above policy.

## 2.2 Implementation

1. queue.h: Changing the properties of struct queue\_t

```
struct queue_t {
struct pcb_t * proc[MAX_QUEUE_SIZE];
int size;
int slot;
};
```

We add the attribute slot variable type int, which store the number of process left that can used of corresponding queue\_t.

2. queue.c: Implementing the enqueue() and dequeue()



With basic queue, when you **Enqueue** (**Insert**) an element into a queue, that means you adds an element to the rear of the queue. In this situation, **enqueue()** method receive a **queue\_t** and **pcb\_t**. representing the process to be added. We just simply add it in the end of the given queue and increase the size of that queue by 1. Also each queue come up with a fixed slots of **pcb\_t**, therefore we have to precheck whether it's enough space to add **pcb\_t** corresponding with that process in.

```
void enqueue(struct queue_t *q, struct pcb_t *proc)
   {
          /* TODO: put a new process to queue [q] */
           * Increase the number of Processe(s) in queue by 1
           * Put in the queue the new process
          if (q->size < MAX_QUEUE_SIZE)</pre>
                  q->proc[q->size] = proc;
                  q->size++;
          else
          {
14
                  printf("Try to add a proces to a full queue_t\n");
                  exit(1);
          }
   }
18
```

As in the basic concept of queue, our approach to this function is:

- Precheck if the given queue is empty or not for next step.
- After that, take the first pcb\_t (meaning the very first process has come "in turn").
- Move and copy the remaining in not chosen pcb\_t to the front.
- Completely delete data and changed in number of pcb\_t (size) and slot use left.

```
struct pcb_t *dequeue(struct queue_t *q)

{
    /* TODO: return a pcb whose priority is the highest
    * in the queue [q] and remember to remove it from q
    * */

// Can only process if only it is not empty
```



```
if (empty(q))
                  return NULL:
          // res hold the pcb with the highest priority
          struct pcb_t *res = q->proc[0];
          /* Remove the process from the queue
           * shift the right to left 1 time by removing a pcb took place */
          for (int i = 0; i < q->size - 1; i++)
          {
                  q->proc[i] = q->proc[i + 1];
          }
20
          // Set NULL to last element
          q->proc[q->size - 1] = NULL;
23
          // Size change by 1 cause we take 1 pcb
          q->size--;
          // Decrease the number of proces in this queue type by one,
          // the usable slot after this call is slot--
          q->slot--;
29
30
          return (res);
31
   }
32
```

#### 3. sched.c: Implement the get\_mlq\_proc() and get\_proc()

As the assignment told us that this simulation os run on dual mechanism, below code we show would represent single and multi level queue setting. The following show the get\_proc() from single mechanism.

```
struct pcb_t *get_proc(void)

{
    struct pcb_t *proc = NULL;

/*TODO: get a process from [ready_queue].

* Remember to use lock to protect the queue.

* */

pthread_mutex_lock(&queue_lock);
```



```
proc = dequeue(&ready_queue);
pthread_mutex_unlock(&queue_lock);

return proc;
}
```

The operating system run and store all the on-going process in one single queue. Therefore, this function would take the very first process control block of the queue and run by round robin method by the CPU. Another notice of this decision of First Come First Serve scheduling would solved the starvation problem of low\_prority process (with high number prio). The approach of round robin just for the high\_prority process would raise the situation that low\_prority process would never be executed (starvation), therefore we would not choose this technique to solve this problem.

To move on the function implementing without single queue, we shift to multi level queue policy would be shown by:

- Loop through all queue\_t and find any pcb\_t (process) that satisfy the condition that the queue has remaining available slot for that queue to run (Propotion to the priority, which low\_prio has more attempt to be picked up and vice versa to the high\_prio) and match the queue priority.
- Here we use the trick of C, which if the iterator reach out the end of loop, without
  the return (interrupt by "in turn" process found), the iterator would be equal to the
  MAX\_PRIO, which also mean no process that valid the condition above. After that we
  perform the reset in slot attribute for all queue\_t in the mlq and perform the search
  for a process needed.
- If both step above failed in finding the pcb\_t, NULL would be assign to the place of returned process control block.

```
struct pcb_t *get_mlq_proc(void)

{

struct pcb_t *proc = NULL;

/*TODO: get a process from PRIORITY [ready_queue].

* Remember to use lock to protect the queue.

*/

// New 2 mutex lock and unlock

pthread_mutex_lock(&queue_lock);

int cur_prio;
```



```
for (cur_prio = 0; cur_prio < MAX_PRIO; ++cur_prio)</pre>
      {
         if (!empty(&mlq_ready_queue[cur_prio]) && mlq_ready_queue[cur_prio].slot
            > 0)
         {
           proc = dequeue(&mlq_ready_queue[cur_prio]);
           break;
         }
      }
      // This might run into a problem, thus the above code --slot but
10
      // There might be a process somewhere in the mlq but we have use all slot
20
      // Due to that reason, we need to "refill" slot for all queues
      // This section only occurs few time, after CPU use once in << <slot(slot -
         1)/2 > times
      if (cur_prio == MAX_PRIO)
24
         // The mlq has run a cycle (all queue for its related slot)
         // Therefore, set the slot for all queues again
         for (int i = 0; i < MAX_PRIO; i++)</pre>
           mlq_ready_queue[i].slot = MAX_PRIO - i;
         }
30
31
         // Take out the process
32
         for (cur_prio = 0; cur_prio < MAX_PRIO; ++cur_prio)</pre>
33
         {
34
           // in this loop we noo need to check the slot, cause we just pre
35
               giveslot for all queue
           // This is only true in this part cause the number of slot run from
36
               [1 -> MAX PRIO - 1]
           // but for clear code, we would also check it
           if (!empty(&mlq_ready_queue[cur_prio]) &&
               mlq_ready_queue[cur_prio].slot > 0)
           {
39
              proc = dequeue(&mlq_ready_queue[cur_prio]);
40
              break;
41
           }
42
         }
43
44
      pthread_mutex_unlock(&queue_lock);
45
```



```
return proc;
47 }
```

It's worth to remind that we would add mutex lock for this part, due to the number of CPU can work at a same time represented as multi thread call function <code>cpu\_routine()</code>, those CPU in the simulation work independently at needed a process to work on and all these call the <code>get\_proc()</code> function. The process "in turn" should be given by the operating system should be concurrently and correct. Without the protection, the taken process would come up with unexpected behaviour.

#### 2.3 Result

#### 2.3.1 Input

Input file: sched\_0.txt

```
1 2 1 2
2 0 s0 0
3 4 s1 0
4
5 // Below this line is not the input default
6 // This is just the descriptive for each process above
7 s0 = 15
8 s1 = 7
```

To compile, run make all, then run ./os sched\_0 in terminal.



#### 2.3.2 Output

```
Time slot 15
CPU 0: Put process 2 to run queue
CPU 0: Dispatched process 1
Time slot 10
Time slot 17
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 2
Time slot 18
CPU 0: Processed 2 has finished
CPU 0: Dispatched process 1
Time slot 19
Time slot 20
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1
Time slot 21
Time slot 21
Time slot 22
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1
Time slot 22
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1
Time slot 22
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1
Time slot 23
CPU 0: Processed 1 has finished
CPU 0: Processed 1 has finished
```

Figure 4: Output of sched\_0

#### 2.3.3 Gantt Diagram

With the meaning of time slice: 2 (unit of time, from now we assume 1 unit of time is 1 second). The second argument is 1 shows the number of CPU in this simulation, in this specific case, we have 1 CPU run at a time. The third argument of this input is number of process to be run which is 2 process below named: s0 and s1 which respectively has 15 and 7 instructions CALC in each program (save in text file).. 0 and 4 is the arrival time of that process, with both processes have the live priority when using MLQ\_Sched is 0. Due to the unit test sched, there is no input for tlbsz and paging sz.



Figure 5: Gantt diagram of sched\_0 Output

The last line show the gantt chart for 1 cpu time with the red block is process named s1, and blue block box shows the time that process named s2 in the cpu. 2 head lines show the process if it represent in CPU. Green box show that process frist time loaded and run, meanwhile yellow box provide us with the information when it's finish. One notice that every counting time would normally increase by 2 due to the time slice, but if it is 1 (in this test case) which means a process has done there job, the cpu would get another process and not let 1 unit of time free due to nothing.



#### 2.4 Question

Question 1: What is the advantage of the scheduling strategy used in this assignment in comparison with other scheduling algorithms you have learned?

**Answer:** The scheduling strategy used in this assignment has some advantages compared to other scheduling algorithms:

- Assignment based on priority: Multi-level queue scheduling allows tasks to be assigned priorities based on their characteristics or requirements. This means that critical or time-sensitive tasks can be given higher priority, ensuring they are processed promptly. In contrast, some other algorithms like Round Robin or First Come First Served may not inherently prioritize tasks based on their importance or urgency.
- Better Resource Allocation: In a multi level queue system, tasks are typically segregated based on their priority or type. This segregation enables more efficient resource allocation since tasks with higher priorities can be allocated more resources or processed with shorter waiting times. This is advantageous compared to algorithms like Round Robin, where all tasks are treated equally in terms of resource allocation, regardless of their priority or urgency.
- Enhanced Responsiveness: Multi-level queue scheduling can lead to improved system responsiveness, especially for interactive applications or real-time tasks. By prioritizing certain types of tasks over others, such as interactive user processes over background tasks, the system can ensure that user interactions receive prompt responses, leading to a better user experience. This responsiveness might not be as consistent in algorithms like First-Come, First-Served, where tasks are processed strictly in the order they arrive.
- Flexibility and Customization: Multi-level queue scheduling offers flexibility in defining and managing different queues based on specific criteria, such as task priority, type, or resource requirements. This customization allows system administrators to tailor the scheduling policy to match the characteristics and demands of their particular workload or environment, which may not be as easily achievable with simpler scheduling algorithms.
- Avoidance of Starvation: Multi-level queue scheduling helps prevent starvation by ensuring that lower-priority tasks are not indefinitely delayed or ignored in favor of higher-priority tasks. By allowing tasks to move between queues based on certain conditions or criteria, such as waiting time or resource availability, the system can ensure that all tasks eventually receive attention, mitigating the risk of starvation.

In summary, the advantage of using multi-level queue scheduling lies in its ability to provide more fine-grained control over task prioritization, resource allocation, responsiveness, and



starvation avoidance compared to simpler scheduling algorithms. These advantages make it well-suited for environments where tasks have varying levels of importance or urgency, and where efficient resource utilization and system responsiveness are critical considerations.



## 3 Paging-based Memory Management

#### 3.1 Introduction

#### 3.1.1 Virtual memory mapping in each process

- Virtual memory space is structured as memory mappings for each process PCB. Within the virtual address space of a process, multiple memory areas are defined, such as code segments, stack segments, and heap segments.
- These memory areas are contiguous regions delineated by their starting and ending addresses, typically referred to as vm\_start and vm\_end, but the actual usable area is limited by the top pointing at sbrk, with regions captured by struct vm\_rg\_struct and free slots tracked by vm\_freerg\_list.



Figure 6: Structure of vm\_area and vm\_region.

```
//From include/os-mm.h
/*
/*
* Memory region struct

*/
struct vm_rg_struct {
    unsigned long rg_start;
    unsigned long rg_end;
    struct vm_rg_struct *rg_next;

};

/*
* Memory area struct
/*
*/
struct vm_area_struct {
    unsigned long vm_id;
    unsigned long vm_end;

unsigned long vm_end;
```



```
unsigned long sbrk;

/*

Derived field

unsigned long vm_limit = vm_end - vm_start

//

*/

struct mm_struct *vm_mm;

struct vm_rg_struct *vm_freerg_list;

struct vm_area_struct *vm_next;

};
```

- Memory regions within the virtual address space correspond to variables and data structures within the program's source code. To manage these regions, a symbol table structure (struct vm\_rg\_struct symrgtbl) is employed, which tracks the start and end points of each region. The symbol table serves as a reference for memory allocation and deallocation within the process's virtual memory space.
- Each process's memory mapping is represented by a struct mm\_struct data structure, which tracks memory regions. Additionally, the pgd field in the data structure represents the page table directory, which contains all the page table entries.

```
//From include/os-mm.h
/*
*/
* Memory mapping struct

*/

struct mm_struct {
    uint32_t *pgd;
    struct vm_area_struct *mmap;
    /* Currently we support a fixed number of symbol */
    struct vm_rg_struct symrgtbl[PAGING_MAX_SYMTBL_SZ];
    struct pgn_t *fifo_pgn;
};
```

#### 3.1.2 Physical Memory

- Physical memory hardware is installed at the system level, serving as the primary storage medium for all processes. The memory hardware includes RAM (Random Access Memory) and SWAP (Secondary Storage) devices. RAM and SWAP may utilize the same physical hardware but with different configurations and access mechanisms.
- RAM is directly accessible from the CPU's address bus, allowing for fast read/write



operations using CPU instructions. SWAP serves as additional storage, typically used when RAM is insufficient. Access to SWAP data requires moving it to RAM first.

- struct framephy\_struct is used to store frame numbers, representing individual memory frames within RAM or SWAP.
- struct memphy\_struct Contains basic fields such as storage size and access mode (random or sequential). It manages lists of free and used memory frames (free\_fp\_list and used\_fp\_list, respectively). The rdmflg field defines the memory access is randomly or serially access.

```
//From include/os-mm.h
   * FRAME/MEM PHY struct
   struct framephy_struct {
      int fpn;
      struct framephy_struct *fp_next;
   };
   struct memphy_struct {
      /* Basic field of data and size */
      BYTE *storage;
      int maxsz;
      /* Sequential device fields */
13
      int rdmflg;
14
      int cursor;
      /* Management structure */
16
      struct framephy_struct *free_fp_list;
      struct framephy_struct *used_fp_list;
18
  };
19
```

#### 3.1.3 Paging-based address translation scheme

- Supports segmentation and segmentation with paging, using a single-level paging system.
- Each process has its own page table to map virtual pages to physical frames.
- Page tables are updated to include mappings to RAM (MEMRAM) or SWAP (MEM-SWP).
- Basic memory operations like allocation (ALLOC), deallocation (FREE), read (READ), and write (WRITE) are discussed. Allocation seeks available memory regions and maps



them using page table entries. Deallocation releases memory space for reuse, and read-/write operations require collaboration between modules for efficient page swapping.

• Swapping helps manage memory by moving contents between RAM and SWAP devices to free up space.

## 3.2 Implementation

#### 3.2.1 mm-vm.c

1. enlist\_vm\_freerg\_list

```
/*enlist_vm_freerg_list - add new rg to freerg_list
 *@mm: memory region
 *@rg_elmt: new region
// input the mm and region to be remove in mm
int enlist_vm_freerg_list(struct mm_struct *mm, struct vm_rg_struct rg_elmt)
   struct vm_rg_struct *rg_node = mm->mmap->vm_freerg_list;
   if (rg_elmt.rg_start >= rg_elmt.rg_end)
       return -1;
   // Reassign to head of freelist
   rg_node = mm->mmap->vm_freerg_list;
   // Init
   if (rg_node == NULL)
    {
       struct vm_rg_struct *newnode = malloc(sizeof(struct vm_rg_struct));
       newnode->rg_start = rg_elmt.rg_start;
       newnode->rg_end = rg_elmt.rg_end;
       newnode->rg_next = NULL;
       mm->mmap->vm_freerg_list = newnode;
       return 0;
       // Init no need merge, since the number of free is 0 -> 1
   else if (rg_elmt.rg_end <= rg_node->rg_start)
```



```
// Add far before first node
          if (rg_elmt.rg_end == rg_node->rg_start)
          {
              rg_node->rg_start = rg_elmt.rg_start;
              return 0;
          }
35
36
          struct vm_rg_struct *newnode = malloc(sizeof(struct vm_rg_struct));
          newnode->rg_start = rg_elmt.rg_start;
          newnode->rg_end = rg_elmt.rg_end;
30
          newnode->rg_next = rg_node;
40
          mm->mmap->vm_freerg_list = newnode;
          return 0;
          // No merge needed, thus exist a gap btw new node and first node
43
       }
44
45
      while (rg_node)
46
       {
          /* Special case when reach the end
          Come up with 4 cases: (Btw 2 nodes)
49
           * Perfect fit (Remove node require)
50
           * node->end < elmt_start && elmt_end < next_node->start (between two
               nodes) (new node require)
           * node->end = elmt->start (to the left of current node)
           * elmt->end = next_node->start (to the right of current node)
           */
54
          struct vm_rg_struct *next_node = rg_node->rg_next;
          if (next node == NULL)
56
          {
              if (rg_elmt.rg_start == rg_node->rg_end)
              {
59
                  rg_node->rg_end = rg_elmt.rg_end;
60
                  return 0;
61
              }
62
63
              // Add far after last node
64
              struct vm_rg_struct *newnode = malloc(sizeof(struct vm_rg_struct));
65
              newnode->rg_start = rg_elmt.rg_start;
66
              newnode->rg_end = rg_elmt.rg_end;
67
              newnode->rg_next = NULL;
68
```



```
rg_node->rg_next = newnode;
69
               return 0;
               // No merge needed, thus exist a gap btw last node and new node
           }
           else if (rg_node->rg_end == rg_elmt.rg_start && rg_elmt.rg_end ==
               next_node->rg_start)
           {
               // Special case that the used that fit exactly to the gap
               // Therefore we need to merge the gap to 1 node
               rg_node->rg_end = next_node->rg_end;
               rg_node->rg_next = next_node->rg_next;
80
               // Free the node
81
               next_node->rg_end = next_node->rg_start = 0;
               next_node->rg_next = NULL;
83
               free(next_node);
           }
85
           else if (rg_node->rg_end < rg_elmt.rg_start && rg_elmt.rg_end <</pre>
               next_node->rg_start)
           {
               struct vm_rg_struct *newnode = malloc(sizeof(struct vm_rg_struct));
89
               // Copy data to new node and link to next node
90
               newnode->rg_start = rg_elmt.rg_start;
91
               newnode->rg_end = rg_elmt.rg_end;
92
               newnode->rg_next = next_node;
93
94
               // Add node btw gap
95
               rg_node->rg_next = newnode;
96
97
               return 0;
98
           }
99
           else if (rg_node->rg_end == rg_elmt.rg_start)
100
           {
               rg_node->rg_end = rg_elmt.rg_end; // Extend right
               return 0;
           }
104
           else if (rg_elmt.rg_end == next_node->rg_start)
           {
106
```



```
next_node->rg_start = rg_elmt.rg_start; // Extend left
return 0;

next_node->rg_start = rg_elmt.rg_start; // Extend left
return 0;

rg_node = next_node;

fflush(stdout);

fflush(stdout);

return 0;

return 0;

flush (stdout);
```

This function is designed to manage a list of free memory regions within a virtual memory system.

#### 2. \_\_alloc

```
/*_alloc - allocate a region memory
    *@caller: caller
    *@vmaid: ID vm area to alloc memory region
    *@rgid: memory region ID (used to identify variable in symbole table)
    *@size: allocated size
    *@alloc_addr: address of allocated memory region
   */
  int __alloc(struct pcb_t *caller, int vmaid, int rgid, int size, int
      *alloc_addr)
  {
10
      /*Allocate at the toproof */
      struct vm_rg_struct rgnode;
      // free has enough to put new size in
      if (get_free_vmrg_area(caller, vmaid, size, &rgnode) == 0)
      {
          caller->mm->symrgtbl[rgid].rg_start = rgnode.rg_start;
          caller->mm->symrgtbl[rgid].rg_end = rgnode.rg_end;
          *alloc_addr = rgnode.rg_start;
          return 0;
      }
      // here return -1 tell that in free not have enough space, require mmore
```



```
data in vm
       /* TODO get_free_vmrg_area FAILED handle the region management (Fig.6)*/
       /*Attempt to increate limit to get space */
       struct vm_area_struct *cur_vma = get_vma_by_num(caller->mm, vmaid);
       int inc_sz = PAGING_PAGE_ALIGNSZ(size);
30
       // int inc_limit_ret
       int old_sbrk;
       old_sbrk = cur_vma->sbrk;
34
       /* TODO INCREASE THE LIMIT
36
        * inc_vma_limit(caller, vmaid, inc_sz)
37
        */
       inc_vma_limit(caller, vmaid, inc_sz);
39
40
       /*Successful increase limit */
41
       caller->mm->symrgtbl[rgid].rg_start = old_sbrk;
       caller->mm->symrgtbl[rgid].rg_end = old_sbrk + size;
43
       *alloc_addr = old_sbrk;
45
       cur_vma->sbrk = old_sbrk + size;
46
      return 0;
48
   }
49
```

The \_\_alloc function is responsible for allocating memory within a specified virtual memory area. First, it checks for sufficient free space in the specified virtual memory area, then allocates memory if enough free space is available, updating the symbol table with the allocated region's start and end addresses. Finally, it stores the allocated memory's start address in the provided pointer variable.

```
3. __free
```

```
/*__free - remove a region memory

*@caller: caller

*@vmaid: ID vm area to alloc memory region

*@rgid: memory region ID (used to identify variable in symbole table)

*@size: allocated size
```



```
*/
   int __free(struct pcb_t *caller, int vmaid, int rgid)
9
      struct vm_rg_struct *rgnode;
      if (rgid < 0 || rgid > PAGING_MAX_SYMTBL_SZ)
          return -1;
      /* TODO: Manage the collect freed region to freerg_list */
      rgnode = get_symrg_byid(caller->mm, rgid);
      /*enlist the obsoleted memory region */
      enlist_vm_freerg_list(caller->mm, *rgnode);
19
20
      /*if(caller->mm->symrgtbl[rgid].rg_end != 0)
21
         printf("Freed address %ld to %ld at register %d\n\n", rgnode->rg_start,
             rgnode->rg_end, rgid);*/
      caller->mm->symrgtbl[rgid].rg_end = caller->mm->symrgtbl[rgid].rg_start =
          0;
2.4
      return 0;
25
   }
26
```

The \_\_free function serves to release memory allocated within a specified virtual memory area. First, it locates the memory region associated with the given region ID in the symbol table of the process. Next, it enlists the freed memory region into the system's free memory region list. Then it resets the start and end addresses of the deallocated memory region in the symbol table to indicate that it's no longer in use.

#### 4. pg\_getpage

```
/*pg_getpage - get the page in ram

*@mm: memory region

*@pagenum: PGN

*@framenum: return FPN

*@caller: caller

***/

**Int pg_getpage(struct mm_struct *mm, int pgn, int *fpn, struct pcb_t *caller)
```



```
{
       uint32_t pte = mm->pgd[pgn];
       if (!PAGING_PAGE_PRESENT(pte))
12
       { /* Page is not online, make it actively living */
           int vicpgn, swpfpn;
           int vicfpn;
          uint32_t vicpte;
16
           int tgtfpn = PAGING_SWP(pte); // the target frame storing our variable
19
           /* TODO: Play with your paging theory here */
20
           /* Find victim page */
           if (find_victim_page(caller->mm, &vicpgn) < 0)</pre>
              return -1;
24
           vicpte = mm->pgd[vicpgn];
           vicfpn = PAGING_SWP(vicpte);
26
           /* Get free frame in MEMSWP */
           if (MEMPHY_get_freefp(caller->active_mswp, &swpfpn) < 0)</pre>
2.9
              return -1;
30
31
           /* Do swap frame from MEMRAM to MEMSWP and vice versa*/
32
           /* Copy victim frame to swap */
33
           __swap_cp_page(caller->mram, vicfpn, caller->active_mswp, swpfpn);
34
35
           /* Copy target frame from swap to vicfpn in RAM */
36
           __swap_cp_page(caller->active_mswp, tgtfpn, caller->mram, vicfpn);
38
           /* Update page table */
39
          pte_set_swap(&vicpte, 0, swpfpn);
40
41
           /* Update its online status of the target page */
42
           // pte_set_fpn() & mm->pgd[pgn];
43
          pte_set_fpn(&pte, vicfpn);
44
45
   #ifdef CPU_TLB
46
           /* Update its online status of TLB (if needed) */
47
           tlb_change_all_page_tables_of(caller, caller->mram);
```



```
#endif

/* Keep tracking */

mm->pgd[pgn] = pte;

mm->pgd[vicpgn] = vicpte;

enlist_pgn_node(&caller->mm->fifo_pgn, pgn);

*fpn = PAGING_FPN(pte);

return 0;

}
```

The pg\_getpage function is responsible for fetching a page from memory in a paging system. It takes the page number as input and retrieves the corresponding frame number where the page is stored. If the page is not currently in memory, the function initiates a page swap operation to bring the required page into memory from secondary storage. This function is crucial for memory access in a paging system, ensuring that the necessary pages are available in memory for efficient processing.

#### 5. validate\_overlap\_vm\_area

```
/*validate_overlap_vm_area
    *@caller: caller
    *@vmaid: ID vm area to alloc memory region
    *@vmastart: vma end
    *@vmaend: vma end
   int validate_overlap_vm_area(struct pcb_t *caller, int vmaid, int vmastart,
      int vmaend)
   {
9
      struct vm_area_struct *vma = caller->mm->mmap;
      while (vma != NULL)
12
      {
13
          if (vmaid != vma->vm_id)
14
          {
              if (OVERLAP(vmastart, vmaend, vma->vm_start, vma->vm_end))
              {
```



The validate\_overlap\_vm\_area function is responsible for checking whether a new memory area overlaps with existing memory regions within the virtual memory space. It iterates through existing memory regions. For each memory region, it checks whether there is any overlap with the new memory region. If overlap is detected, the function returns -1, indicating the new memory area cannot be allocated. If no overlap is found, it returns 0, signifying that the new memory area is valid for allocation.

#### 6. find\_victim\_page

```
/*find_victim_page - find victim page
    *@caller: caller
    *@pgn: return page number
   int find_victim_page(struct mm_struct *mm, int *retpgn)
   {
      struct pgn_t *pg = mm->fifo_pgn;
      /* TODO: Implement the theorical mechanism to find the victim page */
      if (!pg)
          return 0;
13
      if (!pg->pg_next)
14
      {
          *retpgn = pg->pgn;
          mm->fifo_pgn = NULL;
17
          free(pg);
```



```
return 0;
19
       }
20
       struct pgn_t *prev_Page;
       while (pg->pg_next)
       {
           prev_Page = pg;
           pg = pg->pg_next;
       }
       *retpgn = pg->pgn;
29
       prev_Page->pg_next = NULL;
30
       free(pg);
32
       return 0;
33
   }
34
```

This function is responsible for selecting a victim page in a paging system, typically used in virtual memory management. In a paging system, when a page fault occurs and a page needs to be replaced, the victim page is the one chosen for eviction from memory. It iterates through a linked list of page numbers until it reaches the end, then stores the page number of the victim page for eviction. This function is essential for managing memory in a paging system by determining which page to remove from memory to make space for new pages.

#### 3.2.2 mm-memphy.c

#### 1. MEMPHY\_dump

```
int MEMPHY_dump(struct memphy_struct * mp)

{
    /*TODO dump memphy contnt mp->storage
    * for tracing the memory content
    */
    for(int i = 0; i < mp->maxsz; i++)

    {
        /*if(mp->storage[i] != 0)
        {
             printf("mp->storage[%d] = %d\n", i, mp->storage[i]);
        }*/
```



```
12 }
13
14 return 0;
15 }
```

The function MEMPHY\_dump iterates over the memory storage array within the memphy\_struct mp and prints out the contents (mp->storage).

#### 3.2.3 mm.c

#### 1. vmap\_page\_range

```
* vmap_page_range - map a range of page at aligned address
    */
   int vmap_page_range(struct pcb_t *caller, // process call
                                 int addr, // start address which is aligned to
                                int pgnum, // num of mapping page
             struct framephy_struct *frames,// list of the mapped frames
                struct vm_rg_struct *ret_rg)// return mapped region, the real
                   mapped fp
  {
                                          // no guarantee all given pages are
      mapped
     //uint32_t * pte = malloc(sizeof(uint32_t));
     //struct framephy_struct *fpit = malloc(sizeof(struct framephy_struct));
     //int fpn;
     int pgit;
13
     //int pgn = PAGING_PGN(addr);
     ret_rg->rg_end = ret_rg->rg_start = addr; // at least the very first space
        is usable
     struct framephy_struct *fpit = frames;
     /* TODO map range of frame to address space
20
            [addr to addr + pgnum*PAGING_PAGESZ
            in page table caller->mm->pgd[]
      */
23
      addr = PAGING_PGN(addr);
      for(pgit = addr; pgit < addr + pgnum; pgit++)</pre>
```



```
pte_set_fpn(&caller->mm->pgd[pgit], fpit->fpn);

fpit = fpit->fp_next;

/* Tracking for later page replacement activities (if needed)

* Enqueue new usage page */
enlist_pgn_node(&caller->mm->fifo_pgn, pgit);

if(fpit == NULL) break;

return 0;

return 0;
```

This function is responsible for mapping a range of pages at an aligned address for a given process. The function initializes the start and end of the mapped region to the provided address. It iterates over the range of pages to be mapped. For each page, it sets the Page Table Entry (PTE) of the process's memory management unit (caller->mm->pgd) with the corresponding frame number from the provided list of frames. Additionally, it enqueues each page number for later page replacement activities, if needed.

#### 3.3 Result

#### 3.3.1 Input

Input file: os 1 mlq paging small 4K

```
1 2 4 8
2 4096 16777216 0 0 0
3 1 p0s 130
4 2 s3 39
5 4 m1s 15
6 6 s2 120
7 7 m0s 120
8 9 p1s 15
9 11 s0 38
10 16 s1 0
```



#### 3.3.2 Output

Figure 7: Output of os\_1\_mlq\_paging\_small\_4K

Khi thực hiện lệnh WRITE và MM\_PAGING được define, chương trình sẽ gọi hàm pgwrite. Hàm này in thông tin về chỉ số của register đích, offset và data dưới dạng "write region=%d offset=%d value=%d", và sau đó gọi hàm print\_pgtbl.

Tương tự, khi thực hiện lệnh READ và MM\_PAGING được define, chương trình sẽ gọi hàm pgread. Hàm này in ra thông tin về chỉ số của register nguồn, offset và data dưới dạng "read region=%d offset=%d value=%d", và sau đó gọi hàm print\_pgtbl.



#### 3.4 Status of the mapped page and the index page involving TLB

This is the diagram displaying the status of the mapped page and the index page involved TLB procedure and the handling for the case when page miss occurs.



Figure 8: Status Mapped of Paging and TLB

## 3.5 Questions

**Question 2:** In this simple OS, we implement a design of multiple memory segments or memory areas in source code declaration. What is the advantage of the proposed design of multiple segments?

Answer: Having multiple memory segments in the OS design offers:

- Resource Partitioning: Allows for efficient allocation and management of distinct memory regions.
- Enhanced Control: Provides finer-grained control over memory usage and access.
- Fault Isolation: Minimizes the impact of errors or faults in one segment on others, enhancing system robustness.
- Customization: Facilitates tailored memory management strategies for different system components or applications.



• Optimized Performance: Enables specialized handling of memory requirements, leading to better overall system performance.

**Question 3:** What will happen if we divide the address to more than 2-levels in the paging memory management system?

Answer: Adding more levels to the paging system increases the address space and potentially improves performance by reducing memory overhead and enhancing flexibility. However, it also raises complexity and may lead to increased overhead, memory fragmentation, slower translation times, and cache pressure.

Question 4: What is the advantage and disadvantage of segmentation with paging?

## Answer:

#### Advantages:

- Segmentation allows for logical partitioning of memory into segments, enabling better organization and management of memory resources.
- Segmentation provides memory protection by assigning different privileges to different segments, enhancing security and preventing unauthorized access.
- Paging offers virtual memory support, allowing processes to use more memory than physically available by swapping memory pages between RAM and disk.
- Paging reduces internal fragmentation by breaking memory into fixed-size pages, making more efficient use of memory space.

#### Disadvantages:

- Segmentation with paging introduces additional complexity in memory management algorithms and hardware support compared to either segmentation or paging alone.
- It may suffer from both external and internal fragmentation, especially if the segments are of varying sizes and the pages are small.
- The combination of segmentation and paging can lead to increased overhead in terms of memory access time, address translation, and management operations.
- Implementing a segmentation with paging system requires sophisticated hardware support and software algorithms, making it challenging to design and maintain.



## 4 TLB Memory Management

#### 4.1 Introduction of TLB

The Translation Lookaside Buffer (TLB) is a specialized cache in a computer's memory management unit (MMU) that stores recently used virtual-to-physical address translations. Its primary purpose is to accelerate virtual address translation by providing fast access to frequently accessed translation mappings.

Here's a list of its key characteristics and functionalities:

- Address Translation Acceleration: When a program accesses memory, it typically uses virtual addresses. These addresses need to be translated into physical addresses before accessing actual memory locations. The TLB caches recently used translations, speeding up this translation process.
- Associative Memory: TLBs are typically implemented as associative memory or contentaddressable memory (CAM), enabling rapid lookup of translations. This associative memory allows the TLB to store mappings between virtual and physical addresses.
- Cache Management: TLBs have limited capacity compared to the total number of possible translations in a system. Therefore, they employ cache management policies to decide which translations to keep and which ones to evict when the cache is full. Common policies include least recently used (LRU), random replacement, or first in, first out (FIFO).
- **Performance Impact:** TLBs significantly impact system performance by reducing the time required for address translation. Without a TLB, every memory access would require a translation table lookup, which can be slow, especially in systems with large address spaces.
- Integration with MMU: TLBs are closely integrated with the memory management unit (MMU) of a processor. The MMU handles the translation of virtual addresses to physical addresses and relies on the TLB for fast lookup of translations.

Overall, the TLB plays a crucial role in improving the efficiency of virtual memory systems by reducing the overhead of address translation, thereby enhancing system performance.

## 4.2 TLB Operations in the Assignment

In the previous section the operating systems and memory management subsystem implement that each process has its own page table. This table contains page table entry which



provide the frame number. The challenge lies in optimizing access time for these entries, the 2x access time of reading page table (which is actually placed on main memory or actually... a MEMPHY) and accessing the memory data in MEMPHY.

Given a large process sizes resulting in a high overhead, TLB is proposed to leverage cache capabilities due to its high-speed nature. TLB is ordinarily MEMPHY but acts as a high-speed cache for page table entries. However, memory cache is high cost component; therefore, it has a limited capacity. These are the fundamental works of TLB:

- TLB accessing method: TLB is MEMPHY with support the mapping mechanism to determine how the content is associated with the identifier info. In this work, we leverage the equipped knowledge of previous course about the computer hardware, where it employs the cache mapping techniques: direct mapped/ set associative/ fully associative.
- TLB setup: TLB contains recently used page table entries. When the CPU generates a virtual address, it checks the TLB:
  - If a page table entry is present (a TLB hit), the corresponding frame number is retrieved.
  - If a page table entry is not found (a TLB miss), the page number is used as an index to access the page table in main memory. If the page is not in main memory, a page fault occurs, and the TLB is updated with the new page entry.

#### • TLB Hit:

- CPU generates a virtual address.
- TLB is checked (entry present).
- Corresponding frame number is retrieved.

#### • TLB Miss:

- CPU generates a virtual address.
- TLB is checked (entry not present).
- Page number is matched to the page table in main memory.
- Corresponding frame number is retrieved.

Since TLB is purely a memory storage device, you can design an efficient method to determine the cache mapping. We do not fix a design, We just provide a suggestion of a mapping proposal based on pid and page number, noting that since TLB cache is shared by all system processes and is intended for usage at CPU-level; therefore, *pid* is necessary.



```
1  /*
2 * tlb_cache_read read TLB cache device
3 * @mp: memphy struct
4 * @pid: process id
5 * @pgnum: page number
6 * @value: obtained value
7 */
8  int tlb_cache_read(struct memphy_struct * mp, int pid, int pgnum, BYTE value)(...)
9  /*
10 * tlb_cache_write write TLB cache device
11 * @mp: memphy struct
12 * @pid: process id
13 * @pgnum: page number
14 * @value: obtained value
15 */
16 int tlb_cache_write(struct memphy_struct *mp, int pid, int pgnum, BYTE value)(...)
```

TLB operations (tlballoc/tlbfree/tlbread/tlbwrite) happen before memory paging works (alloc/ free/ read/ write). The translation scheme passes address through these layers in a particular order when a user sends memory requests and then again in reverse order when the address is received. Due to it native hierarchical programming paradigm, if you think it will make things easier, you are free to implement TLB CACHED updates in any module (tlb or mm-vm) via bypassing among modules. We have already reserved a designed bit in order to facilitate page manipulation purpose, we hope that the reserved portion would be helpful. For a general operation (replace xxx with alloc/free/read/write):

```
int tlbxxx(struct pcb_t *proc, uint32_t size, uint32_t reg_index)
{
  int addr, val;
  /* TODO preceding update TLB CACHED (if needed) */
  /* by using tlb_cache_read()/tlb_cache_write()*/
  /* Perform paging operations using vmaid = 0 by default */
  val = __xxx(proc, 0, reg_index, size, &addr);

/* TODO suffixing update TLB CACHED (if needed) )*/
  return val;
}
```



# 4.3 Implementation

## 4.3.1 TLB operations

TLB operations are implemented in file cpu-tlb.c

1. tlb\_change\_all\_page\_tables\_of()

```
int tlb_change_all_page_tables_of(struct pcb_t *proc, struct memphy_struct *
      mp)
   {
     /* TODO update all page table directory info
            in flush or wipe TLB (if needed)
      pthread_mutex_lock(&cache_lock);
      /* Iterate over all entries in TLB */
      for(int i = 0; i < TLB_SIZE * TLB_ENTRY_SIZE; i += TLB_ENTRY_SIZE)</pre>
      {
        // Extracting pid, pgnum, data from current tlb_entry
        int used = mp->storage[i];
        if ((used & 1) == 0)
           continue;
        int entry_pid = 0;
        for(int j = 0; j <= 3; j++)</pre>
        {
           entry_pid |= (proc->tlb->storage[i + 4 - j] << (j * 8));
        int entry_pgnum = (mp->storage[i + 5] << 8) | mp->storage[i + 6];
19
         int entry_data = (mp->storage[i + 7] << 8) | mp->storage[i + 8]; //
            Frame number
         /* Update the corresponding entry in the page table */
22
        if(proc->pid == entry_pid)
        {
24
           pte_set_fpn(&proc->mm->pgd[entry_pgnum], entry_data);
        }
26
27
      pthread_mutex_unlock(&cache_lock);
     return 0;
30
   }
31
```



The function tlb\_change\_all\_page\_tables\_of() is used to update all page table directory information in the TLB cache when necessary, ensuring that it reflects the current stage of the page tables. It iterates over all entries in the TLB cache and updates the corresponding page table directory information. This function is essential for maintaining consistency between the TLB cache and the page tables during operations such as page table updates or TLB flushes.

#### 2. tlb\_flush\_tlb\_of()

```
int tlb_flush_tlb_of(struct pcb_t *proc, struct memphy_struct * mp)
     /* TODO flush tlb cached*/
     if(proc == NULL || mp == NULL)
       return 0;
    pthread_mutex_lock(&cache_lock);
    for(int i = 0; i < TLB_SIZE * TLB_ENTRY_SIZE; i += TLB_ENTRY_SIZE)</pre>
       int entry_pid = 0;
9
       for(int j = 0; j \le 3; j++)
       {
          entry_pid = (proc->tlb->storage[i + 4 - j] << (j * 8));
13
       if(proc->pid == entry_pid)
14
          TLBMEMPHY_write(mp, i, 0);
16
    pthread_mutex_unlock(&cache_lock);
    return 0;
18
  }
19
```

The tlb\_flush\_tlb\_of() function flushes the TLB cache entries associated with a specific process. It iterates over all entries in the TLB cache, checks if the entry corresponds to the given process, and invalidates the entry if it matches. This function ensures that the TLB cache is consistent with the current state of the process's memory mappings.

#### 3. tlballoc()

```
/*tlballoc - CPU TLB-based allocate a region memory

*@proc: Process executing the instruction

*@size: allocated size

*@creg_index: memory region ID (used to identify variable in symbole table)

*/
```



```
int tlballoc(struct pcb_t *proc, uint32_t size, uint32_t reg_index)
   {
     int addr, val;
     printf("TLB_alloc, proc: %d\n", proc->pid);
     /* By default using vmaid = 0 */
     val = __alloc(proc, 0, reg_index, size, &addr);
12
13
     /* TODO update TLB CACHED frame num of the new allocated page(s)*/
14
     /* by using tlb_cache_read()/tlb_cache_write()*/
16
     /* Calculate the number of pages allocated */
     int vpn = proc->regs[reg_index] / PAGE_SIZE;
     int num_pages = size / PAGE_SIZE;
19
     if(size % PAGE_SIZE != 0)
20
        num_pages++; /* Add 1 more page if size is not a multiple of PAGE_SIZE */
     /* Update TLB for each allocated page */
     for(int i = vpn; i < vpn + num_pages; i++)</pre>
23
     ₹
        /* Get frame number from page table */
25
        int fn = proc->mm->pgd[i] & PAGING_PTE_FPN_MASK;
26
        /* Write the frame number to TLB */
        tlb_cache_write(proc->tlb, proc->pid, i, &fn);
     }
29
30
     TLBMEMPHY_dump(proc->tlb);
31
     return val;
32
   }
33
```

The tlballoc() function allocates a region of memory for a process and updates the TLB cache with the corresponding frame numbers for the newly allocated pages. It first allocates memory using the \_\_alloc function, then calculates the number of pages allocated based on the provided size. Next, it retrieves the frame numbers from the process's page table and updates the TLB cache with the frame numbers for each allocated page. Finally, it prints the TLB cache contents for debugging purposes.

```
4. tlbfree_data()
```

```
/*pgfree - CPU TLB-based free a region memory
2 *@proc: Process executing the instruction
```



```
*@size: allocated size
    *@reg_index: memory region ID (used to identify variable in symbole table)
   int tlbfree_data(struct pcb_t *proc, uint32_t reg_index)
   {
     pthread_mutex_lock(&cache_lock);
     printf("TLB_free, proc: %d\n", proc->pid);
     __free(proc, 0, reg_index);
     /* TODO update TLB CACHED frame num of freed page(s)*/
19
     /* by using tlb_cache_read()/tlb_cache_write()*/
13
     /* Get the virtual page number of the freed region */
     int vpn = proc->regs[reg_index] / PAGE_SIZE;
16
     /* Iterate over all entries in the TLB */
18
     for(int i = 0; i < TLB_SIZE * TLB_ENTRY_SIZE; i += TLB_ENTRY_SIZE)</pre>
19
     {
20
        int used = proc->tlb->storage[i];
        if ((used & 1) == 0)
22
            continue:
23
        int entry_pid = 0;
24
        for(int j = 0; j <= 3; j++)</pre>
25
26
           entry_pid = (proc->tlb->storage[i + 4 - j] << (j * 8));
        }
28
        int entry_pgnum = (proc->tlb->storage[i + 5] << 8) | proc->tlb->storage[i
29
           + 61:
30
        /* Check if the entry correspond to the freed region */
31
        if(proc->pid == entry_pid && vpn == entry_pgnum)
32
33
           // Invalidate the entry
34
           TLBMEMPHY_write(proc->tlb, i, 0);
35
        }
36
     }
37
38
     pthread_mutex_unlock(&cache_lock);
39
     return 0;
40
   }
41
```



The tlbfree\_data() function locks the cache, then deallocates a region of memory for a process and updates the TLB cache to reflect the freed pages. It first frees memory using the \_\_free function, then retrieves the virtual page number of the freed region. Next, it iterates over the TLB cache entries to find and invalidate any entries corresponding to the freed region. Finally, it unlocks the cache lock to allow other threads to access the TLB cache.

#### 5. tlbread()

```
/*tlbread - CPU TLB-based read a region memory
    *@proc: Process executing the instruction
    *@source: index of source register
    *@offset: source address = [source] + [offset]
    *@destination: destination storage
   int tlbread(struct pcb_t * proc, uint32_t source,
              uint32_t offset, uint32_t destination)
   {
    BYTE data;
     int frmnum = -1;
    printf("TLB_read, proc: %d\n", proc->pid);
     /* TODO retrieve TLB CACHED frame num of accessing page(s)*/
     /* by using tlb_cache_read()/tlb_cache_write()*/
     /* frmnum is return value of tlb_cache_read/write value*/
     int vpn = proc->regs[source] / PAGE_SIZE;
     tlb_cache_read(proc->tlb, proc->pid, vpn, &frmnum);
   #ifdef IODUMP
     if (frmnum >= 0)
      printf("TLB hit at read region=%d offset=%d\n",
              source, offset);
     else
23
      printf("TLB miss at read region=%d offset=%d\n",
24
              source, offset);
   #ifdef PAGETBL_DUMP
    print_pgtbl(proc, 0, -1); //print max TBL
   #endif
    MEMPHY_dump(proc->mram);
    TLBMEMPHY_dump(proc->tlb);
30
```



```
#endif
     // Miss -> get frmnum from table
32
     if(frmnum == -1)
     ₹
34
        frmnum = proc->mm->pgd[vpn] & PAGING_PTE_FPN_MASK;
        tlb_cache_write(proc->tlb, proc->pid, vpn, &frmnum);
36
     }
37
38
     int val = __read(proc, 0, source, offset, &data);
39
40
     destination = (uint32_t) data;
41
     /* TODO update TLB CACHED with frame num of recent accessing page(s)*/
43
     /* by using tlb_cache_read()/tlb_cache_write()*/
44
     return val;
45
   }
46
```

The tlbread() function reads data from a region of memory based on a virtual address provided by the process. It first attempts to retrieve the frame number from the TLB cache corresponding to the virtual page number derived from the source register. If the TLB cache hit occurs, it reads the data directly from the memory and updates the destination register with the retrieved value. If there's a TLB miss, it retrieves the frame number from the page table and updates the TLB cache before performing the memory read operation. Finally, it returns the result of the memory read operation.

#### 6. tlbwrite()

```
/*tlbwrite - CPU TLB-based write a region memory

*@proc: Process executing the instruction

*@data: data to be wrttien into memory

*@destination: index of destination register

*@offset: destination address = [destination] + [offset]

*/

int tlbwrite(struct pcb_t * proc, BYTE data,

uint32_t destination, uint32_t offset)

{

int val;

int frmnum = -1;

printf("TLB_write, proc: %d\n", proc->pid);
```



```
/* TODO retrieve TLB CACHED frame num of accessing page(s))*/
     /* by using tlb_cache_read()/tlb_cache_write()
     frmnum is return value of tlb_cache_read/write value*/
     int vpn = proc->regs[destination] / PAGE_SIZE;
     tlb_cache_read(proc->tlb, proc->pid, vpn, &frmnum);
10
   #ifdef IODUMP
20
     if (frmnum >= 0)
      printf("TLB hit at write region=%d offset=%d value=%d\n",
               destination, offset, data);
      else
2.4
      printf("TLB miss at write region=%d offset=%d value=%d\n",
              destination, offset, data);
26
   #ifdef PAGETBL DUMP
     print_pgtbl(proc, 0, -1); //print max TBL
29
     MEMPHY_dump(proc->mram);
30
     TLBMEMPHY_dump(proc->tlb);
31
   #endif
     // Miss -> get frmnum from table
33
     if(frmnum == -1)
34
     {
35
        frmnum = proc->mm->pgd[vpn] & PAGING_PTE_FPN_MASK;
36
        tlb_cache_write(proc->tlb, proc->pid, vpn, &frmnum);
37
     }
38
39
     val = __write(proc, 0, destination, offset, data);
40
41
     /* TODO update TLB CACHED with frame num of recent accessing page(s)*/
42
     /* by using tlb_cache_read()/tlb_cache_write()*/
43
     return val;
44
   }
45
```

The tlbwrite function writes data into a region of memory based on a virtual address provided by the process. It first attempts to retrieve the frame number from the TLB cache corresponding to the virtual page number derived from the destination register. If the TLB cache hit occurs, it writes the data directly into the memory. If there's a TLB miss, it retrieves the frame number from the page table and updates the TLB cache before performing the memory write operation. Finally, it returns the result of the memory write



operation.

#### 4.3.2 TLB Cache operations

This report displays the TLB Cache operations in 2 ways, **Direct Mapped** (Implemented in file cpu-tlbcache-1.c) and **Fully Associative** (Implemented in file cpu-tlbcache.c). They all share the same TLBMEMPHY\_dump() function:

```
int TLBMEMPHY_dump(struct memphy_struct * mp)
   {
     /*TODO dump memphy contnt mp->storage
            for tracing the memory content
      */
     printf("TLBMEMPHY_dump\n");
     printf("TLB Cache Start\n");
     // Check whether the physical memory exists or not
     if(mp == NULL || mp->storage == NULL)
        printf("Physical memory doesn't exist.");
        return -1;
     }
14
     pthread_mutex_lock(&cache_lock);
      /* Iterate over all tlb_entry in mp->storage */
16
     for(int i = 0; i < TLB_SIZE * TLB_ENTRY_SIZE; i += TLB_ENTRY_SIZE)</pre>
17
        // Extracting pid, pgnum, data from current tlb_entry
19
        int used = mp->storage[i];
20
        if ((used & 1) == 0)
           continue;
22
        int entry_pid;
23
        for(int j = 0; j <= 3; j++)</pre>
24
           entry_pid |= (mp->storage[i + 4 - j] << (j * 8));</pre>
26
27
        int entry_pgnum = (mp->storage[i + 5] << 8) | mp->storage[i + 6];
28
        int entry_data = (mp->storage[i + 7] << 8) | mp->storage[i + 8]; // Frame
29
        printf("Entry %d:\tUsed: %d\tEntry pid: %d\tEntry pagenum: %d\tEntry
30
            framenum: %d\n", i/TLB_ENTRY_SIZE, used, entry_pid, entry_pgnum,
            entry_data);
```

```
BK
IP-MCM
```

```
31  }
32
33  pthread_mutex_unlock(&cache_lock);
34  printf("TLB Cache End\n");
35  return 0;
36 }
```

The TLBMEMPHY\_dump() function prints the contents of the TLB cache memory. It iterates over each entry in the TLB cache memory and displays information such as whether the entry is used or not, the process ID, the page number, and the frame number. This function provides a way to trace the contents of the TLB cache memory for debugging and analysis purposes.

With 2 functions tlb\_cache\_read() and tlb\_cache\_write(), there's a slight change between **Direct Mapped** and **Fully Associative**. The primary difference between those 2 ways is in how they handle the mapping of virtual addresses to TLB entries:

## • Direct Mapped: Implemented in file cpu-tlbcache-1.c

- Each virtual page is mapped to a specific entry in the TLB based on a simple hashing function (often modulo operation).
- Each TLB entry corresponds to a specific virtual page, and there's only one place where a given virtual page can be stored in the TLB.
- If a virtual address maps to a TLB entry that is already occupied, it will replace the existing entry in that specific slot.

#### 1. tlb\_cache\_read()

```
// need 1 bit for detect the entry is used or not: 0 = Not used, 1 = Used

// 32 bit (unsigned int) = 4 bytes for pid

// need 14 bit for pgnum -> 2 bytes

// frame number has 13 bit = 2 byte

// -/---/-- => 1 entry takes 9 byte

// pid/pgnum/frame number

/*

/*

* tlb_cache_read read TLB cache device

* @mp: memphy struct

* @pid: process id

* @pgnum: page number

* @value: obtained value

*/
```



```
int tlb_cache_read(struct memphy_struct * mp, int pid, int pgnum, int*
       value)
   {
16
      /* TODO: the identify info is mapped to
17
             cache line by employing:
             direct mapped.
10
       */
20
      pthread_mutex_lock(&cache_lock);
21
      // Calculate index of TLB cache entry using direct-mapped mapping
      int cache_index = pgnum % TLB_SIZE;
      int base_entry_addr = cache_index * TLB_ENTRY_SIZE;
      // Extracting pid, pgnum, data from current tlb_entry
      int used = mp->storage[base_entry_addr];
      if ((used & 1) == 0)
        return -1;
      int entry_pid = 0;
      for(int j = 3; j >= 0; j--)
31
      {
         entry_pid |= (mp->storage[base_entry_addr + 4 - j] << (j * 8));</pre>
33
      }
34
      int entry_pgnum = (mp->storage[base_entry_addr + 5] << 8) |</pre>
35
         mp->storage[base_entry_addr + 6];
      int entry_data = (mp->storage[base_entry_addr + 7] << 8) |</pre>
36
         mp->storage[base_entry_addr + 8]; // Frame number
37
      /* If pid and pgnum of current tlb_entry match with the original pid
         and pgnum */
         if(entry_pid == pid && entry_pgnum == pgnum)
         {
40
           // Set value to current data of tlb_entry and return 0
           *value = entry_data;
           pthread_mutex_unlock(&cache_lock);
           return 0;
         }
45
46
      pthread_mutex_unlock(&cache_lock);
      // If no precise tlb_entry matched, return -1
48
      return -1;
49
  }
50
```



The tlb\_cache\_read function retrieves the frame number associated with a specific process ID and page number from the TLB cache memory. In the direct-mapped implementation, it employs a simple direct mapping scheme where each TLB entry is associated with a specific page number. The function calculates the cache index using the page number modulo the TLB size and checks if the entry matches the provided process ID and page number. If a match is found, it returns the corresponding frame number through the value pointer. If no match is found, it returns -1 to indicate a TLB miss.

#### 2. tlb\_cache\_write()

```
/*
      tlb_cache_write write TLB cache device
       Omp: memphy struct
       Opid: process id
       Opgnum: page number
       @value: obtained value
    */
   int tlb_cache_write(struct memphy_struct *mp, int pid, int pgnum, int
       *value)
   {
      /* TODO: the identify info is mapped to
             cache line by employing:
11
             direct mapped.
12
       */
13
      pthread_mutex_lock(&cache_lock);
14
      int cache_index = pgnum % TLB_SIZE;
      int base_entry_addr = cache_index * TLB_ENTRY_SIZE;
16
      // Write pid to cache
17
      for(int i = 0; i <= 3; i++)</pre>
18
19
         TLBMEMPHY_write(mp, base_entry_addr + 4 - i, (pid >> (i * 8)) &
20
            0xFF):
      }
21
      // Write pgnum to cache
22
      TLBMEMPHY_write(mp, base_entry_addr + 6, pgnum & 0xFF);
23
      TLBMEMPHY_write(mp, base_entry_addr + 5, (pgnum >> 8) & 0xFF);
24
      // Write value(frame number) to cache
25
      TLBMEMPHY_write(mp, base_entry_addr + 8, *value & 0xFF);
```



```
TLBMEMPHY_write(mp, base_entry_addr + 7, (*value >> 8) & OxFF);

// Mark used entry
TLBMEMPHY_write(mp, base_entry_addr, 1);

pthread_mutex_unlock(&cache_lock);
return 0;
}
```

The tlb\_cache\_write function writes a new entry into the TLB cache memory based on a direct-mapped scheme. It associates the provided process ID and page number with the given frame number in the TLB cache. In a direct-mapped implementation, each page number maps to a specific location in the TLB cache, determined by the page number modulo the TLB size. If the corresponding entry is already occupied, it replaces the existing entry.

## • Fully Associative: Implemented in file cpu-tlbcache.c

- Virtual pages can be mapped to any TLB entry, allowing for more flexibility.
- There's no restriction on where a virtual page can be stored in the TLB. Any free entry can be used.
- Replacement policies such as LRU (Least Recently Used) or FIFO (First-In, First-Out) are typically employed to determine which entry to replace when the TLB is full.

#### 1. tlb\_cache\_read()



```
*/
14
   int tlb_cache_read(struct memphy_struct * mp, int pid, int pgnum, int*
       value)
   ₹
16
      /* TODO: the identify info is mapped to
17
             cache line by employing:
             associated mapping etc.
19
       */
20
      pthread_mutex_lock(&cache_lock);
      /* Iterate over all tlb_entry in mp->storage, cause we are using fully
         associative */
      for(int i = 0; i < TLB_SIZE * TLB_ENTRY_SIZE; i += TLB_ENTRY_SIZE)</pre>
23
      {
24
         // Extracting pid, pgnum, data from current tlb_entry
25
         int used = mp->storage[i];
         if ((used & 1) == 0)
           continue:
         int entry_pid = 0;
29
         for(int j = 3; j >= 0; j--)
31
           entry_pid = (mp->storage[i + 4 - j] << (j * 8));
         }
33
         int entry_pgnum = (mp->storage[i + 5] << 8) | mp->storage[i + 6];
         int entry_data = (mp->storage[i + 7] << 8) | mp->storage[i + 8]; //
            Frame number
36
         /* If pid and pgnum of current tlb_entry match with the original pid
            and pgnum */
         if(entry_pid == pid && entry_pgnum == pgnum)
         {
39
           // Set value to current data of tlb_entry and return 0
           *value = entry_data;
           pthread_mutex_unlock(&cache_lock);
           return 0;
43
         }
44
      }
45
      pthread_mutex_unlock(&cache_lock);
46
      // If no precise tlb_entry matched, return -1
      return -1;
48
49 }
```



The tlb\_cache\_read function retrieves the frame number associated with the given process ID and page number from the TLB cache memory in a fully associative manner. It searches through all entries in the TLB cache to find the entry matching the provided process ID and page number. If a match is found, the function returns the corresponding frame number; otherwise, it indicates a TLB miss by returning -1.

#### 2. tlb\_cache\_write()

```
/*
    * tlb_cache_write write TLB cache device
       Omp: memphy struct
       Opid: process id
       Opgnum: page number
       @value: obtained value
    */
   int tlb_cache_write(struct memphy_struct *mp, int pid, int pgnum, int
       *value)
   {
      /* TODO: the identify info is mapped to
              cache line by employing:
              associated mapping etc.
       *
13
      pthread_mutex_lock(&cache_lock);
14
      int free_entry = -1;
      /* Iterate over all tlb_entry in mp->storage, cause we are using fully
          associative */
      for(int i = 0; i < TLB_SIZE * TLB_ENTRY_SIZE; i += TLB_ENTRY_SIZE)</pre>
17
      {
18
         int flag = 0;
19
         for(int j = 0; j <= 8; j++)</pre>
20
         {
21
            if(mp->storage[i + j] != 0)
22
            {
               flag = 1;
               break;
25
            }
26
         if(flag == 0)
28
```



```
{
            free_entry = i / TLB_ENTRY_SIZE;
30
            break;
         }
32
      }
33
      if(free_entry == -1)
34
      { // Full TLB
35
         free_entry = rand() % TLB_SIZE;
36
      }
      int base_entry_addr = free_entry * TLB_ENTRY_SIZE;
38
      // Write pid to cache
39
      for(int i = 0; i <= 3; i++)</pre>
40
      {
41
         TLBMEMPHY_write(mp, base_entry_addr + 4 - i, (pid >> (i * 8)) &
42
             0xFF);
43
      // Write pgnum to cache
44
      TLBMEMPHY_write(mp, base_entry_addr + 6, pgnum & 0xFF);
45
      TLBMEMPHY_write(mp, base_entry_addr + 5, (pgnum >> 8) & 0xFF);
46
      // Write value(frame number) to cache
47
      TLBMEMPHY_write(mp, base_entry_addr + 8, *value & 0xFF);
      TLBMEMPHY_write(mp, base_entry_addr + 7, (*value >> 8) & 0xFF);
49
50
      // Mark used entry
51
      TLBMEMPHY_write(mp, base_entry_addr, 1);
52
53
      pthread_mutex_unlock(&cache_lock);
      return 0:
   }
56
```

The tlb\_cache\_write function writes the process ID, page number, and frame number into the TLB cache memory in a fully associative manner. It searches for an empty or available entry in the TLB cache to store the provided information. If no empty entry is found, it randomly selects an entry to overwrite. Once the entry is selected, it updates the cache with the provided process ID, page number, and frame number.



## 4.4 Result

## 4.4.1 Input

Input file: os\_1\_tlbsz\_singleCPU\_mlq.txt

```
1 2 1 8
2 40000
3 1 s4 4
4 2 s3 3
5 4 m1s 2
6 6 s2 3
7 7 m0s 3
8 9 p1s 2
9 11 s0 1
10 16 s1 0
```

The first line is: [time slice] [N = Number of CPU] [M = Number of Processes to be run]. The second line is TLB size in CPU.

From line 3: [time i] [path i] [priority i].

To compile, first we have to adjust in file os-cfg.h: Turn on MM\_FIXED\_MEMSZ, and turn off CPUTLB\_FIXED\_TLBSZ, because we are implementing TLB so we need a fixed memory size, and we have TLB size changes (it is passed in input file)

```
#ifndef OSCFG_H

#define OSCFG_H

#define MLQ_SCHED 1

#define MAX_PRIO 140

#define CPU_TLB

//#define CPUTLB_FIXED_TLBSZ

#define MM_PAGING

#define MM_PAGING

//#define VMDBG 1

//#define MMDBG 1

#define IODUMP 1

#define PAGETBL_DUMP 1

#endif
```



Then we run order make all, then run ./os os\_1\_tlbsz\_singleCPU\_mlq

```
antwerp2004@antwerp2004-VirtualBox:~/ossim_mm_tlb
gcc -Iinclude -Wall -c -g src/cpu.c -o obj/cpu.o
gcc -Iinclude -Wall -c -g src/cpu-tlb.c -o obj/cpu-tlb.o
                     -Wall -c -g src/mem.c -o obj/mem.o
-Wall -c -g src/loader.c -o obj/loader.o
-Wall -c -g src/queue.c -o obj/queue.o
gcc -Iinclude
gcc -Iinclude
gcc -Iinclude
gcc - Iinclude - Wall - c - g src/os.c - o obj/os.o
gcc - Iinclude - Wall - c - g src/sched.c - o obj/sched.o
gcc - Iinclude - Wall - c - g src/timer.c - o obj/timer.o
gcc - Iinclude - Wall - c - g src/timer.c - o obj/mm-vm.o
gcc -Iinclude -Wall -c -g src/mm.c -o obj/mm.o
gcc -Iinclude -Wall -c -g src/mm-memphy.c -o obj/mm-memphy.o
gcc -Iinclude -Wall -g obj/cpu.o obj/cpu-tlb.o obj/cpu-tlbcache-1.o obj/mem.o obj/loader.o obj
/queue.o obj/os.o obj/sched.o obj/timer.o obj/mm-vm.o obj/mm.o obj/mm-memphy.o -o os -lpthread
antwerp2004@antwerp2004-VirtualBox:~/ossim_mm_tlb_hk241$ ./os os_1_tlbsz_singleCPU_mlq
Time slot
ld routine
Time slot
            Loaded a process at input/proc/s4, PID: 1 PRIO: 4
Time slot
            CPU 0: Dispatched process 1
            Loaded a process at input/proc/s3, PID: 2 PRIO: 3
Time slot
Time slot
```

Figure 9: Running the file

## 4.4.2 Output of Direct Mapped TLB



```
The slot 31
CPU 0: Put process 7 to run queue
CPU 0: Dispatched process 7
The slot 32
The slot 34
CPU 0: Processed 7 has flushed
CPU 0: Dispatched process 7
The slot 34
CPU 0: Processed 7 has flushed
CPU 0: Dispatched process 7
The slot 34
CPU 0: Processed 7 has flushed
CPU 0: Dispatched process 3
The slot 35
The slot 35
The slot 36
CPU 0: Processed 7 has flushed
CPU 0: Dispatched process 3
The slot 36
The slot 37
The slot 38
The slot 39
The slot 40
The slot 41
The slot 41
The slot 42
The slot 41
The slot 41
The slot 42
The slot 41
The slot 41
The slot 42
The slot 41
The slot 41
The slot 42
The slot 42
The slot 42
The slot 41
The slot 42
The slot
```

```
Time slot & 2
CPU 0: Put process 4 to run queue
CPU 0: Put process 3
Till Art at write regions offsetv20 value=102
print pptbl: 0 - 512
geologodo: Booologodo
geologodo: Geologodo
geologodo: Geologod
```

Figure 12: Result of Direct Mapped TLB



## 4.4.3 Output of Fully Associative TLB

```
The slot 0 (Lf_routine Time slot 1) (Lf_routine Time slot 2) (Lf_routine Time slot 3) (Lf_routine Time slot 4) (Lf_routine Time slot 4) (Lf_routine Time slot 5) (Lf_routin
```

```
The slot 30
The slot 30
The slot 31
The slot 31
The slot 32
The slot 33
The slot 34
The slot 35
The slot 35
The slot 35
The slot 36
The slot 36
The slot 36
The slot 37
The slot 37
The slot 38
The slot 38
The slot 39
The slot 39
The slot 39
The slot 39
The slot 30
The slot 40
The sl
```



```
Time slot 69
CPU 0: Processed 5 has finished
CPU 0: Dispatched process 2

Time slot 70
CPU 0: Processed 2 has finished
CPU 0: Dispatched process 4

Time slot 71
Time slot 72
CPU 0: Put process 4 to run queue
CPU 0: Dispatched process 4

Time slot 73
Time slot 73
Time slot 73
Time slot 73
Time slot 75
Time slot 76
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1

Time slot 77
Time slot 77
Time slot 77
Time slot 78
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1

Time slot 77
Time slot 78
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1

Time slot 77
Time slot 78
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1

Time slot 79
CPU 0: Processed 1 has finished
```

Figure 15: Result of Fully Associative TLB

- \* Explain Output: The first entry unfilled in the TLB is automatically selected.
- Time slot 6: TLB alloc register 0, process  $3 \to \text{Entry 0}$  is filled, mark 1 as used.
- Time slot 7: TLB alloc register 1, process 3 unsuccessfully.
- Time slot 8: TLB free register 0, process  $3 \to \text{Entry } 0$  is marked 0 as unused.
- Time slot 9: TLB alloc register 2, process  $3 \to \text{Entry } 1$  is filled, mark as used.
- Time slot 18: TLB alloc register 0, process  $8 \to \text{Entry 2}$  is filled, mark as used  $\to \text{Entry 1}$ , 2 in the TLB.
- Time slot 34: TLB free register 2, process  $3 \to \text{Entry 1}$  is marked as unused  $\to \text{Only}$  Entry 2 in TLB.
- Time slot 35: TLB free register 1, process 3 (Not filled yet).
- Time slot 38: TLB free register 0, process 3 (Currently marked as unused).
- Time slot 39: TLB free register 0, process 3 (Currently marked as unused).
- Time slot 50: TLB alloc register 0, process  $5 \to \text{Entry } 3$  is filled, mark as used  $\to \text{Entry } 2$ , 3 in the TLB.
- Time slot 51: TLB alloc register 1, process 5 unsuccessfully.



- Time slot 56: TLB free register 0, process  $5 \to \text{Entry } 3$  is marked as unused  $\to \text{Only Entry } 2$  in TLB.
- Time slot 57: TLB alloc register 2, process  $5 \to \text{Entry 4}$  is filled, mark as used  $\to \text{Entry 2}$ , 4 in the TLB.
- Time slot 62: TLB write at process  $5 \rightarrow \text{Hit (Entry 4)}$ .
- Time slot 63: TLB write at process  $5 \to \text{Hit}$  (Entry 4).
- Time slot 68: TLB write at process  $5 \to \text{Hit}$  (Entry 4).

# 4.5 Question

Question 5: What will happen if the multi-core system has each CPU core can be run in a different context, and each core has its own MMU and its part of the core (the TLB)? In modern CPU, 2-level TLBs are common now, what is the impact of these new memory hardware configurations to our translation schemes?

#### Answer:

- \* If a multi-core system allows each CPU core to operate in a different context with its own MMU and TLB, several implications arise:
  - 1. **Isolation:** Each CPU core can execute its own set of processes or threads independently without interference from other cores. This isolation ensures that tasks running on one core do not affect the operation of tasks running on other cores.
  - 2. Concurrency: The system can achieve higher levels of concurrency as each CPU core can handle its own memory management tasks, including address translation and caching, concurrently with other cores. This concurrency leads to better utilization of system resources and improved overall system performance.
  - 3. Reduced Contention: With separate MMUs and TLBs for each core, contention for memory management resources is minimized. Each core can perform address translation and caching operations without waiting for access to shared resources, such as a centralized TLB or page table structures.
  - 4. **Scalability:** The system can scale efficiently with the addition of more CPU cores since each core operates independently with its own MMU and TLB. This scalability allows for the effective utilization of hardware resources and supports the execution of a larger number of concurrent tasks.



- 5. Complexity: Managing memory consistency and coherence across multiple cores with their own MMUs and TLBs introduces complexity. Mechanisms for ensuring TLB coherence and maintaining consistency between local TLBs and shared memory structures are necessary to prevent data corruption and ensure correct program execution.
- 6. Synchronization Overhead: Although each core operates independently, coordination may still be required between cores for certain operations that involve shared resources or data. Synchronization mechanisms, such as locks or atomic operations, are necessary to ensure data integrity and consistency in multi-core environments.

In summary, a multi-core system with individual CPU cores having their own MMUs and TLBs offers benefits such as improved concurrency, reduced contention, and scalability. However, it also introduces challenges related to managing memory consistency and synchronization across multiple cores.

- \* The introduction of 2-level TLBs (Translation Lookaside Buffers) in modern CPUs has several impacts on memory management and translation schemes:
  - 1. Improved TLB Efficiency: With a 2-level TLB architecture, the TLB is divided into two levels: a small, fast, and typically fully associative L1 TLB (Level 1 TLB), and a larger, slower, and typically set-associative or even fully associative L2 TLB (Level 2 TLB). This architecture allows for more efficient use of TLB space by prioritizing frequently accessed translations in the L1 TLB while accommodating a larger number of translations in the L2 TLB.
  - 2. Reduced TLB Miss Rate: By having a hierarchical TLB structure, the likeliness of TLB misses is reduced compared to a single-level TLB design. Frequently accessed translations are more likely to be found in the faster L1 TLB, thereby reducing the frequency of accesses to the slower main memory or page tables.
  - 3. Enhanced TLB Management: The use of a 2-level TLB enables more sophisticated TLB management strategies. For example, the operating system can prioritize certain translations to be stored in the L1 TLB based on access patterns or criticality, while less frequently accessed translations are relegated to the L2 TLB. This dynamic management can help optimize TLB utilization and improve overall system performance.
  - 4. Complexity: The introduction of a 2-level TLB adds complexity to the memory management subsystem. Hardware and software must coordinate to manage TLB entries across both levels efficiently. Additionally, managing TLB coherence between the L1 and L2 TLBs requires careful design to ensure consistency and correctness in translation results.



- 5. Impact on Translation Overhead: While 2-level TLBs can reduce TLB miss rates and improve overall performance, the additional level of translation introduces overhead in terms of TLB lookup latency and complexity. Accessing translations stored in the L2 TLB may take longer than accessing those in the L1 TLB, impacting memory access latency.
- 6. Scalability: The hierarchical TLB architecture provides scalability benefits by allowing for the accommodation of a larger number of translations without significantly increasing access times. As memory demands grow, the L2 TLB can be expanded to support additional translations while maintaining efficient access times.

In summary, the adoption of 2-level TLBs in modern CPUs brings benefits such as improved TLB efficiency, reduced TLB miss rates, and enhanced TLB management capabilities. However, it also introduces complexity and overhead, necessitating careful design considerations in memory management and translation schemes.



# 5 Synchronization

#### 5.1 Overview

In this assignment, mutex locks are used for synchronization to ensure that only one thread can access critical sections of code at a time. This is important because the critical sections involve shared resources, such as data structures or memory locations, that can be accessed or modified by multiple threads concurrently. Without proper synchronization, concurrent access to these shared resources could lead to race conditions, where the outcome of the program becomes dependent on the timing of thread execution, resulting in unpredictable behavior and potential data corruption.

By using mutex locks, threads acquire exclusive access to critical sections, preventing other threads from accessing them until the lock is released. This ensures that only one thread can execute the critical section at any given time, maintaining the integrity of shared resources and preventing race conditions.

Mutex locks should be used wherever shared resources are accessed or modified concurrently to prevent race conditions and ensure thread safety.

# 5.2 Implementation

As we have displayed the code throughout the report, we have used mutex lock for synchronization in those following functions:

#### • Scheduler

In file sched.c:

1. get\_mlq\_proc()

2. put\_mlq\_proc()

1 void put\_mlq\_proc(struct pcb\_t \*proc)

2 {

3 pthread\_mutex\_lock(&queue\_lock);

4 enqueue(&mlq\_ready\_queue[proc->prio], proc);

5 pthread\_mutex\_unlock(&queue\_lock);

6 }

3. add\_mlq\_proc()

1 void add\_mlq\_proc(struct pcb\_t \*proc)

2 {



```
pthread_mutex_lock(&queue_lock);
enqueue(&mlq_ready_queue[proc->prio], proc);
pthread_mutex_unlock(&queue_lock);
}
```

#### • Paging-based Memory Management

In file mm-memphy.c:

```
1. MEMPHY_get_freefp()
```

```
int MEMPHY_get_freefp(struct memphy_struct *mp, int *retfpn)
     pthread_mutex_lock(&mem_lock);
     struct framephy_struct *fp = mp->free_fp_list;
     if (fp == NULL)
       return -1;
     *retfpn = fp->fpn;
     mp->free_fp_list = fp->fp_next;
11
12
     /* MEMPHY is iteratively used up until its exhausted
      * No garbage collector acting then it not been released
14
      */
15
     free(fp);
16
17
     pthread_mutex_unlock(&mem_lock);
     return 0;
  }
```

#### 2. MEMPHY\_put\_freefp()

```
int MEMPHY_put_freefp(struct memphy_struct *mp, int fpn)
{
   pthread_mutex_lock(&mem_lock);

   struct framephy_struct *fp = mp->free_fp_list;
   struct framephy_struct *newnode = malloc(sizeof(struct framephy_struct));
```



```
/* Create new node with value fpn */
newnode->fpn = fpn;
newnode->fp_next = fp;
mp->free_fp_list = newnode;

pthread_mutex_unlock(&mem_lock);
return 0;
}
```

#### • TLB Memory Management

```
In file cpu-tlb.c

1. tlb_change_all_page_tables_of()
2. tlb_flush_tlb_of()
3. tlbfree_data()
In file cpu-tlbcache.c

1. tlb_cache_read()
2. tlb_cache_write()
3. TLBMEMPHY_dump()
```

# 5.3 Question

Question 6: What will happen if the synchronization is not handled in your simple OS? Illustrate the problem of your simple OS by example if you have any. Note: You need to run two versions of your simple OS: the program with/without synchronization, then observe their performance based on demo results and explain their differences.

Answer: If synchronization is not handled properly in a simple operating system, it can lead to various issues such as race conditions, data corruption, and inconsistent behavior. Let's illustrate this problem with an example:

Consider a scenario in our simple operating system where two processes, A and B, both attempt to access and modify a shared resource (e.g., a shared variable or a shared data structure) concurrently without proper synchronization.

Process A and Process B are both trying to increment a shared counter variable count:

```
// Shared variable
int count = 0;
```

```
BK
```

```
// Process A
void process_A() {
    // Increment count
    count++;
}

// Process B
void process_B() {
    // Increment count
    count++;
}

// Increment count
count++;
}
```

Now, let's imagine that Process A and Process B are executed concurrently by the operating system. Without proper synchronization mechanisms such as mutex locks, the following sequence of events might occur:

- 1. Process A reads the value of count, which is 0.
- 2. Process B reads the value of count, which is still 0.
- 3. Process A increments count to 1.
- 4. Process B also increments count to 1, unaware that it has been modified by Process A.
- 5. Both processes complete their execution, and count ends up being 1 instead of 2.

In this example, the expected behavior was for the shared variable count to be incremented by 2 (once by Process A and once by Process B). However, due to the lack of synchronization, the final value of count is incorrect, leading to data inconsistency.

This inconsistency in shared data can cause unpredictable behavior in the operating system, leading to incorrect results, program crashes, or other issues. Therefore, proper synchronization mechanisms such as mutex locks are essential to ensure the integrity of shared resources and prevent such problems.

- \* Now we will compare the result with/without synchronization. First we simply delete the locks in Paging-based Memory Management (2 function MEMPHY\_get\_freefp() and MEMPHY\_put\_freefp()
  - Input file: os\_1\_mlq\_paging\_small\_1K.c

```
1 2 4 8
2 2048 16777216 0 0 0
3 1 p0s 130
4 2 s3 39
```



```
5 4 m1s 15
6 6 s2 120
7 7 m0s 120
8 9 p1s 15
9 11 s0 38
10 16 s1 0
```

## • With synchronization (Mutex lock)

```
antwerp2004@antwerp2004-VirtualBox:-/ossin_nm_tlb_hk241$ ./os os_1_mlq_paging_small_IK
Time slot 0
Id_routine
Time slot 1
Loaded a process at input/proc/p0s, PID: 1 PRIO: 130
Time slot 2
CPU 0: Dispatched process 1
Loaded a process at input/proc/s3, PID: 2 PRIO: 39
Time slot 3
CPU 2: Dispatched process 2
Time slot 4
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1
Loaded a process at input/proc/m1s, PID: 3 PRIO: 15
Time slot 5
CPU 1: Dispatched process 3
CPU 2: Put process 2 to run queue
CPU 0: Dispatched process 2
Time slot 6
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 2
Time slot 7
CPU 1: Dispatched process 4
CPU 2: Put process 2 to run queue
CPU 2: Dispatched process 4
CPU 2: Put process 2 to run queue
CPU 2: Dispatched process 4
CPU 2: Put process 3 to run queue
CPU 0: Dispatched process 3
write region=1 offset=20 value=100
print_pptb1 0 - 512
00000000: 80000001
00000001: 80000001
0000001: 800000001
0000001: 800000000
Loaded a process at input/proc/m0s, PID: 5 PRIO: 120
Time slot 8
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 5
Time slot 9
CPU 3: Dispatched process 4
CPU 2: Put process 4 to run queue
CPU 0: Dispatched process 5
CPU 0: Put process 2 to run queue
CPU 0: Dispatched process 5
CPU 0: Put process 4 to run queue
CPU 0: Dispatched process 5
CPU 0: Put process 2 to run queue
CPU 0: Dispatched process 4
CPU 2: Put process 2 to run queue
CPU 0: Dispatched process 2
CPU 1: Put process 3 to run queue
CPU 0: Dispatched process 2
CPU 1: Put process 3 to run queue
CPU 0: Dispatched process 2
CPU 1: Put process 3 to run queue
CPU 0: Dispatched process 3
Loaded a process at input/proc/p1s, PID: 6 PRIO: 15
```

```
Time slot 10
CPU 0: Put process 5 to run queue
CPU 0: Dispatched process 6

Time slot 11
CPU 3: Put process 4 to run queue
CPU 3: Dispatched process 5
CPU 2: Put process 2 to run queue
CPU 2: Dispatched process 2
CPU 1: Put process 3 to run queue
CPU 1: Dispatched process 3
Loaded a process at input/proc/s0, PID: 7 PRIO: 38

Time slot 12
CPU 0: Put process 6 to run queue
CPU 0: Dispatched process 6

Time slot 13
CPU 2: Put process 2 to run queue
CPU 2: Dispatched process 7
CPU 3: Put process 5 to run queue
CPU 3: Dispatched process 7
CPU 3: Put process 5 to run queue
CPU 3: Dispatched process 2
CPU 1: Processed 3 has finished
CPU 1: Dispatched process 4

Time slot 14
CPU 3: Processed 2 has finished
CPU 3: Dispatched process 5
write region=1 offset=20 value=102
print_ppib: 0 - 512

Dispatched process 6

Time slot 15
CPU 2: Put process 7 to run queue
CPU 0: Dispatched process 6

Time slot 15
CPU 2: Put process 7 to run queue
CPU 0: Dispatched process 7

Write region=2 offset=1000 value=1
print_ppib: 0 - 512

Dispatched process 4

Time slot 16
CPU 1: Put process 4 to run queue
CPU 2: Dispatched process 7

Write region=2 offset=1000 value=1
print_ppib: 0 - 512

Write region=0 offset=0 value=0

CPU 3: Dispatched process 4

Time slot 16
CPU 3: Put process 5 to run queue
CPU 3: Dispatched process 5

Write region=0 offset=0 value=0
print_pgtbl: 0 - 512
```



```
Time slot 16

CPU 3: Put process 5 to run queue
CPU 3: Dispatched process 5
write region=0 offset=0 value=0
print.pgbl: 0 - 512
000000001: 800000004
00000001: 800000004
CPU 0: Dispatched process 6
Loaded a process at input/proc/s1, PID: 8 PRIO: 0
Time slot 17

CPU 2: Put process 7 to run queue
CPU 2: Dispatched process 8
CPU 3: Processed 5 has finished
CPU 3: Dispatched process 7
CPU 1: Put process 4 to run queue
CPU 1: Dispatched process 7
CPU 1: Put process 6 to run queue
CPU 1: Dispatched process 6
Time slot 18
CPU 0: Put process 6 to run queue
CPU 0: Dispatched process 6
Time slot 19
CPU 2: Put process 8 to run queue
CPU 2: Dispatched process 6
CPU 3: Dispatched process 7
CPU 1: Put process 7 to run queue
CPU 3: Dispatched process 8
CPU 3: Put process 7 to run queue
CPU 1: Dispatched process 7
CPU 1: Put process 4 to run queue
CPU 1: Dispatched process 7
CPU 1: Put process 4 to run queue
CPU 3: Dispatched process 7
CPU 1: Put process 4 to run queue
CPU 3: Dispatched process 1

Time slot 20
CPU 0: Processed 6 has finished
CPU 0: Dispatched process 1

read region=1 offset=20 value=100
print_pgbl: 0 - 512
000000001: 800000001
00000001: 800000001
00000001: 800000001
00000001: 800000001
00000001: 800000001
00000001: 800000001
00000001: 800000001
00000001: 800000001
00000001: $00000001
```

```
Time slot 22
CPU 0: Put process 1 to run queue
CPU 0: Dispatched process 1
read region=3 offset=20 value=103
print pgtbl: 0 - 512
00000000: 800000001
00000004: 800000000
Time slot 23
CPU 2: Put process 8 to run queue
CPU 2: Dispatched process 8
CPU 3: Put process 7 to run queue
CPU 3: Put process 7
Time slot 24
CPU 2: Processed 8 has finished
CPU 2 stopped
CPU 0: Processed 1 has finished
CPU 0: Processed 1 has finished
CPU 0: Processed 1 has finished
CPU 0: Processed 7
Time slot 25
CPU 3: Put process 7 to run queue
CPU 3: Dispatched process 7
Time slot 26
Time slot 27
CPU 3: Put process 7 to run queue
CPU 3: Dispatched process 7
Time slot 27
CPU 3: Put process 7 to run queue
CPU 3: Put process 7 to run queue
CPU 3: Processed 7 has finished
CPU 3: Processed 7 has finished
CPU 3 stopped
```

Figure 17: Input of code with synchronization

#### • Without synchronization

```
antwerp2004@antwerp2004-VirtualBox:-/ossin_nm_tlb_hk241$ ./os os_1_mlq_paging_small_1K
Time slot 0
Id_routine
Time slot 1
Loaded a process at input/proc/p0s, PID: 1 PRIO: 130
Time slot 2
CPU 2: Dispatched process 1
Loaded a process at input/proc/s3, PID: 2 PRIO: 39
Time slot 3
CPU 3: Dispatched process 2
Time slot 4
CPU 2: Dispatched process 1
Loaded a process at input/proc/mls, PID: 3 PRIO: 15
Time slot 5
CPU 0: Dispatched process 1
Loaded a process at input/proc/mls, PID: 3 PRIO: 15
Time slot 5
CPU 0: Dispatched process 2
Time slot 6
CPU 2: Put process 1 to run queue
CPU 3: Dispatched process 2
Time slot 6
CPU 2: Put process 1 to run queue
CPU 2: Dispatched process 2
Time slot 7
CPU 1: Dispatched process 2
CPU 0: Dispatched process 2
CPU 0: Dispatched process 4
CPU 3: Dispatched process 2
CPU 0: Dispatched process 2
CPU 0: Dispatched process 3
write region= offset=20 value=100
print pgtbl: 0 - 512
00000000: 800000001
00000004: 800000001
00000004: 800000001
Time slot 9
CPU 1: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 4
CPU 3: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 4
CPU 3: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 4
CPU 3: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 4
CPU 3: Dispatched process 5
Time slot 9
CPU 1: Dispatched process 3
Loaded a process 3 to run queue
CPU 3: Dispatched process 3
Loaded a process 3 to run queue
CPU 0: Dispatched process 3
Loaded a process 3 to run queue
CPU 0: Dispatched process 3
Loaded a process at input/proc/p1s, PID: 6 PRIO: 15
```



```
Time slot 16

CPU 2: Put process 6 to run queue

CPU 2: Dispatched process 6

CPU 0: Put process 5 to run queue

CPU 0: Dispatched process 5

write region=0 offset=0 value=0

print.pgtbl: 0 - 512

00000000: 80000004

Loaded a process at input/proc/s1, PID: 8 PRIO: 0

Time slot 17

CPU 3: Put process 7 to run queue

CPU 3: Dispatched process 8

CPU 1: Put process 4 to run queue

CPU 0: Dispatched process 7

CPU 0: Processed 5 has finished

CPU 0: Dispatched process 4

Time slot 18

CPU 2: Put process 6 to run queue

CPU 1: Dispatched process 6

Time slot 19

CPU 1: Put process 7 to run queue

CPU 1: Dispatched process 6

Time slot 19

CPU 1: Put process 8 to run queue

CPU 1: Dispatched process 7

CPU 3: Put process 8 to run queue

CPU 3: Dispatched process 8

CPU 0: Processed 6 has finished

CPU 2: Processed 6 has finished

CPU 2: Dispatched process 1

read region=1 offset=20 value=100

print_pgtbl: 0 - 512

000000001: 80000001

00000001: 80000001

CPU 3: Put process 8 to run queue

CPU 3: Dispatched process 7

write region=3 offset=20 value=103

print_pgtbl: 0 - 512

000000001: 800000001

CPU 3: Put process 8 to run queue

CPU 3: Dispatched process 7

write region=3 offset=20 value=103

print_pgtbl: 0 - 512

000000001: 800000001

CPU 3: Put process 8 to run queue

CPU 3: Dispatched process 7

write region=3 offset=20 value=103

print_pgtbl: 0 - 512

000000001: 800000001

CPU 3: Put process 8 to run queue

CPU 3: Dispatched process 8

CPU 0: Processed 4 has finished

CPU 3: Put process 8

CPU 0: Processed 4 has finished
```

```
Time slot 22
CPU 2: Put process 1 to run queue
CPU 2: Dispatched process 1
read region=3 offset=20 value=103
print_pgbti: 0 - 512
00000008: 800000001
00000004: 80000000
Time slot 23
CPU 1: Put process 7 to run queue
CPU 1: Dispatched process 7
CPU 3: Put process 8 to run queue
CPU 3: Dispatched process 8
Time slot 24
CPU 3: Processed 8 has finished
CPU 3: stopped
CPU 2: Processed 1 has finished
CPU 2: Processed 1 has finished
CPU 2: Processed 7
Time slot 25
CPU 1: Put process 7 to run queue
CPU 1: Dispatched process 7
Time slot 26
Time slot 27
CPU 1: Put process 7 to run queue
CPU 1: Dispatched process 7
Time slot 27
CPU 1: Put process 7 to run queue
CPU 1: Dispatched process 7
Time slot 26
Time slot 27
CPU 1: Put process 7 to run queue
CPU 1: Dispatched process 7
Time slot 28
CPU 1: Processed 7 has finished
CPU 1: Processed 7 has finished
CPU 1: Processed 7 has finished
```

Figure 19: Input of code without synchronization

There's a huge difference between the output of 2 implementations with/without synchronization, as a result of the lack of mutex locks leading to inconsistency in shared data, which cause unpredictable behavior in the operating system, leading to incorrect results, program crashes, and other issues.